## IT5002

# Computer Systems and Applications

Datapath Design

colintan@nus.edu.sg









### Q & A

- DO NOT use the Zoom chat for questions. It doesn't appear in the video recordings.
- Please ask questions at https://sets.netlify.app/module/61597486a7805d9fb1b4accd



OR scan this QR code (may be obscured on some slides)

## Lecture #7: Datapath Design

- 1. Building a Processor: Datapath & Control
- 2. MIPS Processor: Implementation
- 3. Instruction Execution Cycle (Recap)
- 4. MIPS Instruction Execution
- 5. Let's Build a MIPS Processor
  - 5.1 Fetch Stage
  - 5.2 Decode Stage
  - 5.3 ALU Stage
  - 5.4 Memory Stage
  - 5.5 Register Write Stage



The Complete Datapath!

## 1. Building a Processor: Datapath & Control School of Computing

Two major components for a processor

## Datapath

- Collection of components that process data
- Performs the arithmetic, logical and memory operations

## **Control**

• Tells the datapath, memory and I/O devices what to do according to program instructions



## 2. MIPS Processor: Implementation

- Simplest possible implementation of a subset of the core MIPS ISA:
  - Arithmetic and Logical operations
    - add, sub, and, or, addi, andi, ori, slt
  - Data transfer instructions
    - lw, sw
  - Branches
    - beq, bne
- Shift instructions (sll, srl) and J-type instructions
   (j) will not be discussed:
  - Left as exercises ©



## 3. Instruction Execution Cycle (Basic)



### 1. Fetch:

- Get instruction from memory
- Address is in Program Counter (PC) Register
- 2. Decode:
  - Find out the operation required
- 3. Operand Fetch:
  - Get operand(s) needed for operation
- 4. Execute:
  - Perform the required operation
- 5. Result Write (Store):
  - Store the result of the operation



## 4. MIPS Instruction Execution (1/2)

- Show the actual steps for 3 representative MIPS instructions
- Fetch and Decode stages not shown:
  - The standard steps are performed

|                  | add \$3, \$1, \$2                                                                      | lw \$3, 20(\$1)                                               | beq \$1, \$2, ofst                                                              |
|------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------|
| Fetch            | .411                                                                                   | standard                                                      | standard                                                                        |
| Decode           | standard                                                                               |                                                               |                                                                                 |
| Operand<br>Fetch | <ul><li> Read [\$1] as opr1</li><li> Read [\$2] as opr2</li></ul>                      | <ul><li> Read [\$1] as opr1</li><li> Use 20 as opr2</li></ul> | <ul><li>○ Read [\$1] as opr1</li><li>○ Read [\$2] as opr2</li></ul>             |
| Execute          | Execute $Result = opr1 + opr2$ $\circ$ $MemAddr = o$ $\circ$ Use $MemAddr$ from memory |                                                               | Taken = $(opr1 == opr2)$ ?  Target = $(\mathbf{PC}+4) + \mathbf{ofst} \times 4$ |
| Result<br>Write  | Result stored in \$3                                                                   | Memory data stored in \$3                                     | if (Taken) PC = Target                                                          |



ofst = offset

## 4. MIPS Instruction Execution (2/2)

- Design changes:
  - Merge *Decode* and *Operand Fetch* Decode is simple for MIPS
  - Split Execute into ALU (Calculation) and Memory Access

|                              | add \$3, \$1, \$2                                                  | lw \$3, 20(\$1)                                                 | beq \$1, \$2, ofst                                                 |
|------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------|
| Fetch                        | Read inst. at [PC]                                                 | Read inst. at [PC]                                              | Read inst. at [PC]                                                 |
| Decode &<br>Operand<br>Fetch | <ul> <li>Read [\$1] as opr1</li> <li>Read [\$2] as opr2</li> </ul> | <ul><li>○ Read [\$1] as opr1</li><li>○ Use 20 as opr2</li></ul> | <ul> <li>Read [\$1] as opr1</li> <li>Read [\$2] as opr2</li> </ul> |
| ALU                          | Result = opr1 + opr2                                               | MemAddr = opr1 + opr2                                           | $Taken = (opr1 == opr2)?$ $Target = (PC+4) + ofst \times 4$        |
| Memory<br>Access             |                                                                    | Use <i>MemAddr</i> to read from memory                          |                                                                    |
| Result<br>Write              | Result stored in \$3                                               | Memory data stored in \$3                                       | if (Taken) PC = Target                                             |

## 5. Let's Build a MIPS Processor

- What we are going to do:
  - Look at each stage closely, figure out the requirements and processes
  - Sketch a high level block diagram, then zoom in for each elements
  - With the simple starting design, check whether different type of instructions can be handled:
    - Add modifications when needed
- → Study the design from the viewpoint of a designer, instead of a "tourist" <sup>©</sup>



### 

- 1. Fetch
- 2. Decode
- 3. ALU
- 4. Memory
- 5. RegWrite

## 5.1 Fetch Stage: Requirements

- Instruction Fetch Stage:
  - 1. Use the Program Counter (PC) to fetch the instruction from memory
    - PC is implemented as a special register in the processor
  - 2. Increment the PC by 4 to get the address of the next instruction:
    - How do we know the next instruction is at PC+4?
    - Note the exception when branch/jump instruction is executed
- Output to the next stage (Decode):
  - The instruction to be executed





## 5.1 Fetch Stage: Block Diagram





## 5.1 Element: Instruction Memory

- Storage element for the instructions
  - It is a sequential circuit (to be covered later).
  - Has an internal state that stores information
  - Clock signal is assumed and not shown
- Supply instruction given the address
  - Given instruction address M as input, the memory outputs the content at address M
  - Conceptual diagram of the memory layout is given on the right →



| Memory ——— |                    |  |  |  |
|------------|--------------------|--|--|--|
|            | •••••              |  |  |  |
| 2048       | add \$3, \$1, \$2  |  |  |  |
| 2052       | sll \$4, \$3, 2    |  |  |  |
| 2056       | andi \$1, \$4, 0xF |  |  |  |
| •••••      | •••••              |  |  |  |



## 5.1 Element: Adder

 Combinational logic to implement the addition of two numbers

### Inputs:

Two 32-bit numbers A, B

## Output:

• Sum of the input numbers, A + B







## 5.1 The Idea of Clocking

- It seems that we are reading and updating the PC at the same time:
  - How can it works properly?
- Magic of clock:
  - PC is read during the first half of the clock period and it is updated with PC+4 at the next rising clock edge



### 

- 1. Fetch
- 2. Decode
- 3. ALU
- 4. Memory
- 5. RegWrite

## 5.2 Decode Stage: Requirements

- Instruction Decode Stage:
  - Gather data from the instruction fields:
    - 1. Read the **opcode** to determine instruction type and field lengths
    - 2. Read data from all necessary registers
      - Can be two (e.g. add), one (e.g. addi) or zero (e.g. j)
- Input from previous stage (Fetch):
  - Instruction to be executed
- Output to the next stage (ALU):
  - Operation and the necessary operands



## 5.2 Decode Stage: Block Diagram





## 5.2 Element: Register File

- A collection of 32 registers:
  - Each 32-bit wide; can be read/written by specifying register number
  - Read at most two registers per instruction
  - Write at most one register per instruction
- **RegWrite** is a control signal to indicate:
  - Writing of register
  - 1(True) = Write, 0 (False) = No Write





## 5.2 Decode Stage: R-Format Instruction of Computing





## 5.2 Decode Stage: I-Format Instruction of Computing





## 5.2 Decode Stage: Choice in Destination School of Computing





## 5.2 Multiplexer

### Function:

Selects one input from multiple input lines

### Inputs:

**n** lines of same width

### Control:

**m** bits where  $n = 2^m$ 

### Output:

Select i<sup>th</sup> input line if control = i



Control=0  $\rightarrow$  select in<sub>0</sub> to out Control=3  $\rightarrow$  select in<sub>3</sub> to out



## 5.2 Decode Stage: Choice in Data 2



## National University of Singapore

## 5.2 Decode Stage: Load Word Instruction School of Computing





## of Singapore School of Computing

## 5.2 Decode Stage: Branch Instruction





## 5.2 **Decode Stage**: Summary





### 

- 1. Fetch
- 2. Decode
- 3. ALU
- 4. Memory
- 5. RegWrite

## 5.3 ALU Stage: Requirements

- Instruction ALU Stage:
  - ALU = Arithmetic-Logic Unit
  - Also called the Execution stage
  - Perform the real work for most instructions here
    - Arithmetic (e.g. add, sub), Shifting (e.g. s11), Logical (e.g. and, or)
    - Memory operation (e.g. 1w, sw): Address calculation
    - Branch operation (e.g. bne, beq): Perform register comparison and target address calculation
- Input from previous stage (Decode):
  - Operation and Operand(s)
- Output to the next stage (Memory):
  - Calculation result



## 5.3 ALU Stage: Block Diagram







## 5.3 Element: Arithmetic Logic Unit

### ALU (Arithmetic Logic Unit)

 Combinational logic to implement arithmetic and logical operations

### Inputs:

Two 32-bit numbers

### Control:

4-bit to decide the particular operation

### Outputs:

- Result of arithmetic/logical operation
- A 1-bit signal to indicate whether result is zero



| ALUcontrol | Function |
|------------|----------|
| 0000       | AND      |
| 0001       | OR       |
| 0010       | add      |
| 0110       | subtract |
| 0111       | slt      |
| 1100       | NOR      |



## 5.3 ALU Stage: Non-Branch Instruction of Computing

We can handle non-branch instructions easily:





## 5.3 ALU Stage: Branch Instructions

- Branch instruction is harder as we need to perform two calculations:
- Example: "beq \$9, \$0, 3"
  - 1. Branch Outcome:
    - Use ALU to compare the register
    - The 1-bit "isZero?" signal is enough to handle equal/not equal check (how?)
  - 2. Branch Target Address:
    - Introduce additional logic to calculate the address
    - Need PC (from Fetch Stage)
    - Need Offset (from Decode Stage)





### 

- 1. Fetch
- 2. Decode
- 3. ALU
- 4. Memory
- 5. RegWrite

### • Instruction Memory Access Stage:

- Only the load and store instructions need to perform operation in this stage:
  - Use memory address calculated by ALU Stage

5.4 Memory Stage: Requirements

- Read from or write to data memory
- All other instructions remain idle
  - Result from ALU Stage will pass through to be used in Register Write stage (see section 5.5) if applicable
- Input from previous stage (ALU):
  - Computation result to be used as memory address (if applicable)
- Output to the next stage (Register Write):
  - Result to be stored (if applicable)





## 5.4 Memory Stage: Block Diagram





## 5.4 Element: Data Memory

Storage element for the data of a program

### Inputs:

- Memory Address
- Data to be written (Write Data) for store instructions

### Control:

 Read and Write controls; only one can be asserted at any point of time

### Output:

 Data read from memory (Read Data) for load instructions





## 5.4 Memory Stage: Load Instruction

Only relevant parts of Decode and ALU Stages are shown





## 5.4 Memory Stage: Store Instruction

Need Read Data 2 (from Decode stage) as the Write Data





## 5.4 Memory Stage: Non-Memory Inst. school of Computing

Add a multiplexer to choose the result to be stored



### 

- 1. Fetch
- 2. Decode
- 3. ALU
- 4. Memory
- 5. RegWrite

## 5.5 Register Write Stage: Requirements

## Instruction Register Write Stage:

- Most instructions write the result of some computation into a register
  - Examples: arithmetic, logical, shifts, loads, set-less-than
  - Need destination register number and computation result
- Exceptions are stores, branches, jumps:
  - There are no results to be written
  - These instructions remain idle in this stage
- Input from previous stage (Memory):
  - Computation result either from memory or ALU



## 5.5 Register Write Stage: Block Diagram



- Result Write stage has no additional element:
  - Basically just route the correct result into register file
  - The *Write Register* number is generated way back in the **Decode** Stage





## 5.5 Register Write Stage: Routing

add \$8, \$9, \$10



## 6. The Complete Datapath!

- We have just finished "designing" the datapath for a subset of MIPS instructions:
  - Shifting and Jump are not supported
- Check your understanding:
  - Take the complete datapath and play the role of controller:
    - See how supported instructions are executed
    - Figure out the correct control signals for the datapath elements
- Coming up next: Control



